| Total No. of Questions : 8] | SEAT No. :              |
|-----------------------------|-------------------------|
| P4305                       | [Total No. of Pages • 7 |

## [4860]-1254

## M.E. (E & TC) (VLSI & Embedded Systems) RECONFIGURABLE COMPUTING

(2013 Credit Pattern) (Semester-I) [Max. Marks: 50 Time: 3 Hours] Instructions to the candidates: Answer any five questions. 1) 2) Neat diagrams must be drawn wherever necessary. 3) Figures to the right side indicate full marks. Use of calculator is allowed. 4) *5*) Assume suitable data if necessary. **Q1)** a) Give the key differences between reconfigurable machines and conventional processors. [4] Explain the distinguishing features of Configurable, Programmable, and b) fixed-Function devices. [4] Draw 2 context 4-LUT and explain its working for combinational and c) sequential configuration. [2] Explain with suitable the metrics Functional Capacity, Data Density and **Q2)** a) Functional Diversity. [5] Compare ASIC, GPP, FPGA, Memory, RALU, PDSP, CPLD and RD b) with respect to power consumption, design efforts, throughput and NRE, speed and time to market. [5] Explain in detail the issues in Reconfigurable network design. **Q3)** a) [4] State Rent rule and explain Rent rule based hierarchical interconnect b) model. [4] State the effects of interconnect granularity. c) [2]

| Q4) | a) | Find the number of bits required to specify each LUT's interconnect a 1000 4-LUT device with 200 inputs compare it with bits required 9000 4-LUT device with 600 inputs and comment on it. |                     |
|-----|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
|     | b) | Elaborate the term "Multi Context Device", with proper diagram.                                                                                                                            | [4]                 |
|     | c) | Define the term instruction distribution bandwidth.                                                                                                                                        | [2]                 |
| Q5) | a) | State and explain various methods for instruction stream compression                                                                                                                       | n.<br>[ <b>4</b> ]  |
|     | b) | Explain the RP space area model.                                                                                                                                                           | [4]                 |
|     | c) | Elaborate the term "coarse grain" and "fine grain".                                                                                                                                        | [2]                 |
| Q6) | a) | Give the basic architecture of DPGA and explain multicontext 4-L0 from it.                                                                                                                 | UT<br><b>[5]</b>    |
|     | b) | Explain with suitable diagram the Array element of DPGA.                                                                                                                                   | [5]                 |
| Q7) | a) | Draw and explain in brief the architecture of Matrix.                                                                                                                                      | [4]                 |
|     | b) | What are the advantages of MATRIX architecture over general purpo architecture.                                                                                                            | ose<br>[4]          |
|     | c) | Explain the term partial reconfigurability.                                                                                                                                                | [2]                 |
| Q8) | a) | Explain the application Rapid prototyping using reconfigurable platfor                                                                                                                     | rm.<br>[ <b>4</b> ] |
|     | b) | What are Promises of RC to DSP.                                                                                                                                                            | [4]                 |
|     | c) | Explain the relation between Design W and Architecture W.                                                                                                                                  | [2]                 |

••••